| BODY HEIGHT | 0.180 INCHES MAXIMUM |
| BODY LENGTH | 0.755 INCHES MINIMUM AND 0.785 INCHES MAXIMUM |
| BODY WIDTH | 0.245 INCHES MINIMUM AND 0.280 INCHES MAXIMUM |
| CASE OUTLINE SOURCE AND DESIGNATOR | TO-116 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
| DESIGN FUNCTION AND QUANTITY | 4 GATE, BUS BUFFER |
| FEATURES PROVIDED | HERMETICALLY SEALED AND BURN IN AND MONOLITHIC AND POSITIVE OUTPUTS AND 3-STATE OUTPUT |
| INCLOSURE CONFIGURATION | DUAL-IN-LINE |
| INCLOSURE MATERIAL | CERAMIC |
| INPUT CIRCUIT PATTERN | QUAD 2 INPUT |
| MAXIMUM POWER DISSIPATION RATING | 2.0 MILLIWATTS |
| OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
| OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
| SPECIFICATION/STANDARD DATA | 18876-13041727-1 MANUFACTURERS SPECIFICATION CONTROL |
| STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
| TERMINAL SURFACE TREATMENT | SOLDER |
| TERMINAL TYPE AND QUANTITY | 14 PRINTED CIRCUIT |
| TIME RATING PER CHACTERISTIC | 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 18.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
| VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 7.0 VOLTS MAXIMUM POWER SOURCE |